#### SC3050 Examination 2020-2021 Semester 2

1. (a) The speedup of machine M1 over M2 for a given program is 2. Let machines P1 and P2 be the enhanced versions of M1 and M2, respectively. It is found that one-third of the program runs 2 times faster in P1 than in M1 and half of the program runs 3 times faster in P2 than in M2. Calculate the speedup of P1 over P2.

(6 marks)

#### **Answer**

T1 of P1 on M1 
$$= \frac{1}{3} * \frac{\text{Time}_{M1}}{2} = \frac{1}{6} \text{Time}_{M1}$$
T2 of P1 on M1 
$$= \frac{2}{3} \text{Time}_{M1}$$

Total T of P1 
$$= \frac{1}{6} \text{Time}_{M1} + \frac{2}{3} \text{Time}_{M1} = \frac{5}{6} \text{Time}_{M1}$$

T1 of P2 on M2 
$$= \frac{1}{2} * \frac{\text{Time}_{M2}}{3} = \frac{1}{6} \text{Time}_{M2}$$
T2 of P2 on M2 
$$= \frac{1}{2} \text{Time}_{M2}$$
Total T of P2 
$$= \frac{1}{6} \text{Time}_{M2} + \frac{1}{2} \text{Time}_{M2} = \frac{2}{3} \text{Time}_{M2}$$

Speedup of M1 over M2 = 
$$\frac{\text{Time}_{M2}}{\text{Time}_{M1}}$$
 = 2  
 $\Rightarrow$  Time<sub>M2</sub> = 2(Time<sub>M1</sub>)

Speedup of P1 over P2 = 
$$\frac{\text{T of P2}}{\text{T of P1}}$$
 =  $\frac{\frac{2}{3}\text{Time}_{M2}}{\frac{5}{6}\text{Time}_{M1}}$ 

Substitute  $Time_{M2} = 2(Time_{M1})$ 

Speedup of P1 over P2 = 
$$\frac{\frac{2}{3}(2)\text{Time}_{M1}}{\frac{5}{6}\text{Time}_{M1}}$$
 =  $\frac{8}{5}$  = 1.6

 (b) State the addressing mode used by the conditional branch instruction "CBNZ X1, address" in the LEGv8 architecture. If the content of the 64-bit program counter (PC) is 0xCC, find the maximum possible address of the instruction memory to which the current conditional branch instruction "CBNZ X1, address" could branch forward.

CB Opcode COND BR address Rt (7 marks)

Answer 31 24 23 54 0

Conditional branch is using PC-relative addressing mode.

No. of address bits for conditional branch = 23 - 5 + 1 = 19 bits

The maximum positive number for 19 bits = 011 1111 1111 1111 (0x3FFFF)

Maximum PC = PC + Sign extended (offset) << 2 = 0xCC + (0x3FFFF)\*4 = 0x0000 0000 0010 00C8

The maximum negative number for 19 bits = 100 0000 0000 0000 0000 (0x40000)

Minimum PC = PC + Sign extended (offset) << 2 = 0xCC + (-0x40000)\*4 = 0xFFFF FFFF FFF0 00CC 1. (c) Briefly explain the working of the instructions "LDUR X0, [X1, #8]" and "XOR X2, X1, X3". Use a neat diagram to show the datapath of a single-cycle architecture that supports the execution of both given instructions with minimal number of multiplexers (control signals can be simplified).

(12 marks)

| Answer              |   |        |            |            |    |                |
|---------------------|---|--------|------------|------------|----|----------------|
| Allawei             | D | opcode | DT address | op         | Rn | Rt             |
| "LDUR X0, [X1, #8]" | _ | 31 2   | 1 20       | 12 11 10 9 |    | 4 0            |
|                     |   | J1 2   | 1 20       | 12 11 10 3 | ,  | <del>1</del> 0 |

- 1. Read the data from register X1.
- 2. Compute the memory address by adding the values of register X1 to the immediate value 8 using the ALU.
- 3. Write the values from the computed memory address to the register X0 to.
- 4. [X0] ← mem[[X1] + [8]]

|                  | R | opcode |      | Rm   | shamt | Rn   | Rd  |
|------------------|---|--------|------|------|-------|------|-----|
| "XOR X2, X1, X3" |   | 31     | 21 2 | 0 16 | 15 1  | 09 5 | 4 0 |

- 1. Read the data from register X1 and register X3.
- 2. Performs a bitwise XOR operation between values in registers X1 and X3.
- 3. Write the result in register X2.



Page 3 of 15

2. (a) Listing Q2 shows a code segment that is intended to be executed in a 5-stage pipelined LEGv8 processor which can perform write-back and register read operations of different instructions in the same clock cycle. The program counter is updated with the branch target address at the Execute stage. Let the initial values be X5=0x0000000010000000 and X6=0x000000000001000 (CBNZ: branch on not equal to zero).

**Listing Q2** 

| I1 | loop:  | LDUR | XO, | [X5, | <b>#</b> 0] |
|----|--------|------|-----|------|-------------|
| 12 |        | LDUR | X1, | [X6, | <b>#</b> 0] |
| 13 |        | ADD  | Х2, | X1,  | XO          |
| 14 |        | XORI | X2, | Х2,  | #15         |
| I5 |        | STUR | X2, | [X6, | <b>#</b> 0] |
| 16 |        | SUBI | Х5, | X5,  | #8          |
| 17 |        | SUBI | X6, | Х6,  | #8          |
| 18 |        | CBNZ | X6, | loop |             |
|    | finish |      |     |      |             |

(i) Calculate the steady-state CPI of the code segment in Listing Q2 with the help of a reservation table for the execution of the code if no data forwarding is allowed. Also find the total number of loop iterations.

(6 marks)

(ii) Perform loop unrolling by a factor of 2 for the code segment in Listing Q2 and do the necessary reordering of instructions to reduce the number of stall cycles to the minimum. Find the steady state CPI achieved by such loop unrolling and instruction reordering when no data forwarding is allowed. You are allowed to use new temporary registers to get rid of hazards.

(6 marks)

(iii) The code segment shown in Listing Q2 is now intended to be executed in a two-way superscalar processor. In the superscalar processor, one way is exclusively for load and store instructions whereas the other way can execute all instructions except load and store. Find the CPI achieved by the superscalar architecture. Note that, no data forwarding is allowed but write-back and register-read operations of different instructions can be performed in the same clock cycle.

(8 marks)

## 2 (a) (i) Answer

|        |      |     |      |     |     | 1 | 2 | 3 | 4        | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18  | 19           | 20 | 21 | 22 | 23 |
|--------|------|-----|------|-----|-----|---|---|---|----------|---|---|---|---|---|----|----|----|----|----|----|----|----|-----|--------------|----|----|----|----|
| loop:  | LDUR | Х0, | [X5, | #0] | l1. | F | D | Ε | Μ        | W | ' |   |   |   |    |    |    |    |    |    |    |    |     |              |    |    |    |    |
|        | LDUR | X1, | [X6, | #0] | 12. |   | F | D | Ε        | Μ | W |   |   |   |    |    |    |    |    |    |    |    |     |              |    |    |    |    |
|        | ADD  | X2, | X1,  | X0  | I3. |   |   | F | S        | S | D | Ε | Μ | V |    |    |    |    |    |    |    |    |     |              |    |    |    |    |
|        | XORI | X2, | X2,  | #15 | Ι4. |   |   |   |          |   | F | S | S | D | Ε  | Μ  | W  |    |    |    |    |    |     |              |    |    |    |    |
|        | STUR | X2, | [X6, | #0] | 15. |   |   |   |          |   |   |   |   | F | S  | S  | D  | Ε  | М  | W  |    |    |     |              |    |    |    |    |
|        | SUBI | X5, | X5,  | #8  | 16. |   |   |   |          |   |   |   |   |   |    |    | F  | D  | Е  | Μ  | W  |    |     |              |    |    |    |    |
|        | SUBI | X6, | X6,  | #8  | 17. |   |   |   |          |   |   |   |   |   |    |    |    | F  | D  | Е  | Μ  | W  |     |              |    |    |    |    |
|        | CNBZ | X6, | loop |     | 18. |   |   |   |          |   |   |   |   |   |    |    |    |    | F  | S  | S  | D( | (ш) | M            | W  |    |    |    |
| finish | 1    |     |      |     |     |   |   |   | <b>V</b> | • |   | V | ٧ |   | ¥  | •  |    |    |    |    |    | S  | S   | <del> </del> | D  | Ε  | М  | W  |

Steady state CPI = 
$$\frac{\text{No. of instructions + No. of stalls + No. of control}}{\text{No. of instructions}}$$

$$=\frac{8+8+2}{8}=\frac{9}{4}=2.25$$

$$X8 = 0x000000000001000 \text{ (hex)}$$
  
= 4096 (ten)

Total number of loop iterations = 
$$\frac{4096}{8}$$
 = 512

### 2 (a) (ii) Answer

|        |      |     |      |     |     | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
|--------|------|-----|------|-----|-----|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| loop:  | LDUR | ХО, | [X5, | #0] | l1. | F | D | Ε | М | W |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | LDUR | X1, | [X6, | #0] | 12. |   | F | D | Ε | Μ | W |   |   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | ADD  | X2, | X1,  | X0  | 13. |   |   | F | S | S | D | Ε | Μ | W |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | XORI | X2, | X2,  | #15 | 14. |   |   |   |   |   | F | S | S | D | Е  | М  | W  |    |    |    |    |    |    |    |    |    |    |    |
|        | STUR | X2, | [X6, | #0] | 15. |   |   |   |   |   |   |   |   | F | S  | S  | D  | Ε  | Μ  | W  |    |    |    |    |    |    |    |    |
|        | SUBI | X5, | X5,  | #8  | 16. |   |   |   |   |   |   |   |   |   |    |    | F  | D  | Ε  | М  | W  |    |    |    |    |    |    |    |
|        | SUBI | X6, | X6,  | #8  | 17. |   |   |   |   |   |   |   |   |   |    |    |    | F  | D  | Е  | М  | W  |    |    |    |    |    |    |
|        | CNBZ | X6, | loop |     | 18. |   |   |   |   |   |   |   |   |   |    |    |    |    | F  | S  | S  | D  | Ε  | М  | W  |    |    |    |
| finish |      |     |      |     |     |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    | S  | S  | F  | D  | Е  | М  | W  |

# Unrolling by 2

#### loop: LDUR X0, [X5, #0] LDUR X1, [X6, #0] ADD X2, X1, X0 XORI X2, X2, #15 STUR X2, #0] [X6, LDUR X3, [X8, #-8] LDUR X4, [X9, #-8] ADD X7, X4, X3 XORI X7, #15 X7, STUR X7, [X9, #-8] SUBI #16 X5, X5, SUBI X6, X6, #16 CBNZ X6, loop finish

### Unrolling by 2 and reordering

Steady state CPI = 
$$\frac{\text{No. of instructions} + \text{No. of stalls} + \text{No. of control}}{\text{No. of instructions}}$$
  
=  $\frac{13 + 3 + 2}{13} = \frac{18}{13} = 1.38$ 

# (a) (iii) Answer

|        |      |     |      |     |     |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    | 1  | 1  |    |
|--------|------|-----|------|-----|-----|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|        |      |     |      |     |     | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| loop:  | LDUR | Х0, | [X5, | #0] | l1. | F | D | Ε | Μ | W |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | LDUR | X1, | [X6, | #0] | 12. |   | F | D | Ε | Σ | W |   |   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | ADD  | X2, | X1,  | X0  | I3. |   |   | F | S | S | D | Ε | Μ | V |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|        | XORI | X2, | X2,  | #15 | Ι4. |   |   |   |   |   | F | S | S | D | Е  | М  | W  |    |    |    |    |    |    |    |    |    |    |    |
|        | STUR | X2, | [X6, | #0] | 15. |   |   |   |   |   |   |   |   | F | S  | S  | D  | Ε  | М  | W  |    |    |    |    |    |    |    |    |
|        | SUBI | X5, | X5,  | #8  | I6. |   |   |   |   |   |   |   |   |   |    |    | F  | D  | Ε  | М  | W  |    |    |    |    |    |    |    |
|        | SUBI | X6, | X6,  | #8  | 17. |   |   |   |   |   |   |   |   |   |    |    |    | F  | D  | Е  | М  | W  |    |    |    |    |    |    |
|        | CNBZ | X6, | loop |     | I8. |   |   |   |   |   |   |   |   |   |    |    |    |    | F  | S  | S  | D  | Е  | М  | W  |    |    |    |
| finish | 1    |     |      |     |     |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    | S  | S  | F  | D  | Ε  | М  | W  |

|      | Way-1 (rest of instructions) | Way -2 (LDUR and STUR only) | Cycle |
|------|------------------------------|-----------------------------|-------|
| loop | nop                          | LDUR X0, [X5, #0]           | 1     |
|      | nop                          | LDUR X1, [X6, #0]           | 2     |
|      | nop                          | nop                         | 3     |
|      | SUBI X5, X5, #8              | nop                         | 4     |
|      | ADD X2, X1, X0               | nop                         | 5     |
|      | nop                          | nop                         | 6     |
|      | nop                          | nop                         | 7     |
|      | XORI X2, X2, #15             | nop                         | 8     |
|      | SUBI X6, X6, #8              | nop                         | 9     |
|      | nop                          | nop                         | 10    |
|      | nop                          | STUR X2, [X6, #0]           | 11    |
|      | CNBZ X6, loop                | nop                         | 12    |
|      | nop                          | nop                         | 13    |
|      | nop                          | nop                         | 14    |

CPI after 2-way superscalar architecture  $= \frac{14}{8} = \frac{7}{4}$ 

$$=\frac{14}{8}=\frac{7}{4}$$

= 1.75

2 (b) Consider the following sequence of actual outcomes for a branch (N N N N N N N N N N T N T N T N), where T means that the branch is taken and N means that the branch is not taken.



Assume that there is only one branch instruction in the program. What is the prediction accuracy for the last 6 occurrences of this branch if the 2-bit branch predictor as shown in Figure Q2b is applied?

(5 marks)

#### **Answer**

After the first 7 outcomes are not taken (N), we can assume that the state will be at Predict Not Taken 00.

| State      | 00 | 01       | 00 | 01       | 00 | 01       |
|------------|----|----------|----|----------|----|----------|
| Prediction | Z  | Ν        | Ν  | Z        | Z  | Ν        |
| Actual     | T  | Ν        | Т  | Ν        | Т  | N        |
|            |    | <b>√</b> |    | <b>√</b> |    | <b>√</b> |

Prediction accuracy = 3 / 6 = 50%

3. (a) Name three cache replacement algorithms and two write policies for cache. (5 marks)

#### **Answer**

- Cache replacement algorithms
  - FIFO (First-in-first-out)
  - LRU (least recently used)
  - NMRU (not most recently used)
  - Pseudo-random
- Write policies
  - Write-through policy
  - Write-back policy

- 3. (b) Figure Q3b depicts the memory access workflow for a byte-addressable machine A. Make use of the information in Figure Q3b to answer the following questions.
  - (i) Given that the L1 cache is a direct-mapped cache which contains 512 cache blocks with the block size of 128 bytes, calculate **Y** and **Z** in Figure Q3b.

(3 marks)



#### Answer

No. of block = 512

No. of way = 1

Block size = 128 Bytes Tag = 16 bits

No. of set 
$$=\frac{\text{No. of block}}{\text{No. of way}} = \frac{512}{1} = 512$$

Index Y = 
$$log_2(No. of set)$$
 =  $log_2(512)$  = 9 bits

Offset 
$$Z = log_2(Block size) = log_2(128) = 7 bits$$

3. (b) (ii) What is the size of the main memory of the machine A? Suppose a program accesses the physical memory in a random fashion, that is, random physical addresses are uniformly accessed for a sufficiently long time. What is the miss rate on the L1 cache?

(6 marks)

#### **Answer**

Address size = Tag + Index + Offset = 
$$16 + 9 + 7 = 32$$
 bits  
Main memory size =  $2^{32}$  = 4GB

No. of block 
$$= \frac{\text{Cache size}}{\text{Block size}}$$

L1 Hit rate 
$$= \frac{\text{Cache size}}{\text{Memory size}} = \frac{64 * 1024}{4 * 1024 * 1024 * 1024} = \frac{1}{2^{16}}$$

L1 Miss rate = 1 - Hit rate = 1 - 
$$\frac{1}{2^{16}}$$
 = 0.99998 = 99.998%

(iii) Given that the L2 cache is a 4-way set associative cache in which a cache entry includes a valid bit, a dirty bit, a use bit and two LRU (Least Recently Used) bits in addition to a tag field and a data field, what is the size of the L2 cache?

(6 marks)

#### **Answer**

L2 No. of way = 4 L2 Valid = 1 bit L2 Dirty = 1 bit L2 Use = 1 bit L2 LRU = 2 bits

L2 No. of set = 
$$2^{\text{Index bits}}$$
 =  $2^{11}$  = 2048 bits

Tag = Address size – Index – Offset = 
$$32 - 11 - 7 = 14$$
 bits

3. (b) (iv) Suppose the miss rates of the L1 and L2 caches are 5% and 1%, respectively. The access times for the L1 cache, the L2 cache and the main memory are 4, 20 and 100 cycles, respectively. What is the average memory access time (AMAT) of the machine A?

(5 marks)

#### **Answer**

L1 Miss rate = 5% = 0.05L2 Miss rate = 1% = 0.01

L1 Cache = L1 Hit time = 4 cycles L2 Cache = L2 Hit time = 20 cycles Main memory = Miss penalty = 100 cycles

AMAT = Hit time + Miss rate \* Miss penalty

L1 AMAT = 4 + 0.05 \* 100 = 9 cycles L2 AMAT = 20 + 0.01 \* 100 = 21 cycles

L1 + L2 AMAT = L1 Hit time + L1 Miss rate \* L2 AMAT = 4 + 0.05 \* 21 = 5.05 cycles

4 (a) Briefly describe how a typical GPU architecture is designed for SIMD/SIMT based parallel programming paradigm.

(5 marks)

#### **Answer**

- GPU consists of many SM cores, each with many 'ALUs'
- Enable massive parallel MAC (floating points) operations
- Warp executes one common instruction for all its threads at a time
- Instructions are pipelined to achieve instruction-level parallelism
- Instructions are issued in order, no branch prediction and speculative execution
- Individual threads are free to branch and execute independently when the thread diverges

4. (b) The code snippet in Figure Q4a shows a program that uses a CUDA kernel saxpy() to compute the SAXPY (Single precision A.X plus Y) operation:

$$Y = AX + Y$$

where A is a scalar, while  $\mathbf{X}$  and  $\mathbf{Y}$  are vectors each consisting of  $\mathbb{N}$  floating-point numbers.

```
Line
1 __global__
2 void saxpy(int n, float a, float *x, float *y){
3
    int i = blockIdx.x * blockDim.x + threadIdx.x;
4
    if (i < n)
5
       y[i] = a*x[i] + y[i];
6
    }
7
8 int main(void){
9
    int N = 4096;
                          // size of vectors X and Y
10
    float A = 3.0;
    float X[N] = {....}; // initialize vector X
11
    float Y[N] = {....}; // initialize vector Y
12
    int *d_X, *d_Y;
13
    cudaMalloc((void**))&d_X, sizeof(float)*N);
14
    cudaMalloc((void**))&d X, sizeof(float)*N);
15
    cudaMemcpy(d_X, X, sizeof(float)*N, cudaMemcpyHostToDevice);
16
17
    cudaMemcpy(d_Y, Y, sizeof(float)*N, cudaMemcpyHostToDevice);
18
    saxpy<<<....);
:
    }
```

#### Figure Q4a

(i) Complete the code shown in Line <u>18</u> if the number of threads per block is set as 512.

(5 marks)

#### **Answer**

No. of threads per block = 512

No. of block 
$$= \frac{4096}{512} = 8$$
Code 
$$= \frac{1096}{512} = 8$$
Code 
$$= \frac{1096}{512} = 8$$

4. (b) (ii) Assume a Stream Multiprocessor (SM) in a GPU has sufficient register and shared memory resources to reside all the blocks. What is the total number of warps that will be created by launching the kernel? Please elaborate with working details.

(4 marks)

#### **Answer**

No. of threads per block = 512

No. of warp per block 
$$=\frac{512}{32}=16$$
  
No. of block  $=8$ 

Total no. of warps = No. of warp \* No. of block = 16 \* 8 = 128 warps

(c) Figure Q4b shows a CUDA kernel that runs on a GPU to compute the dot product of two vectors A and B and outputs a scalar value C:

$$C = A \cdot B = \sum_{i=1}^{N} a_i b_i = a_1 b_1 + a_2 b_2 + \dots + a_N b_N$$

```
Line
 void dot_prod(int N, int *a, int *b, int *c){
2
     int temp [N];
3
     int i = threadIdx.x;
4
    temp [i] = a[i]*b[i];
5
6
    // Thread 0 sums the pairwise products
7
     if (i == 0) {
8
       int sum = 0;
       for (int j = 0; j < N; j++)
9
          sum += temp [j];
10
11
       *c = sum;
12
     }
13 }
```

Figure Q4b

4. (c) (i) Identify three GPU programming-related mistakes in the CUDA C code in Figure Q4b. Explain and show clearly how they could be fixed.

(6 marks)

#### Answer

- \_\_global\_\_ is not used to declare the kernel function as device code
- \_\_shared\_\_ is not used to declare the temp array in shared memory
- \_\_syncthreads() is not used to synchronizes all threads within a block
- · Fixed code:

```
Line 1: add __global__
Line 2: add __shared__
Line 5: add: __syncthreads();
```

```
Line
   __global__ void dot_prod(int N, int *a, int *b, int *c){
    __shared__ int temp [N];
2
    int i = threadIdx.x:
3
4
    temp [i] = a[i]*b[i];
5
    __syncthreads():
    // Thread 0 sums the pairwise products
6
7
   if (i == 0) {
    int sum = 0;
9
       for (int j = 0; j < N; j++)
        sum += temp [j];
10
11
       *c = sum;
12
    }
13 }
```

(ii) If N = 256, explain how the kernel should be launched in terms of the number of block(s) and thread(s). Give brief justification for your answer.

(5 marks)

#### Answer

- Launch code: dot\_prod<<<1, 256>>>(N, d\_a, d\_b, d\_c);
- There are 256 elements so we would need 256 threads
- A thread block can contain up to 1024 threads
- Launching only one thread block avoids the need for additional synchronization between blocks
- No. of warps = 256 / 32 = 8, hence it is aligned with GPU warp sizes

# **Appendix - Instruction Formats**

| R  | opcode |      |      | Rm  |         | shamt  |       |   | Rn |   |   | Rd |   |
|----|--------|------|------|-----|---------|--------|-------|---|----|---|---|----|---|
|    | 31     | 2    | 1 20 | 1   | 6 15    |        | 10    | 9 |    | 5 | 4 |    | 0 |
| I  | opcode |      |      | ALU | immed   | liate  |       |   | Rn |   |   | Rd |   |
|    | 31     | 22 2 | 1    |     |         |        | 10    | 9 |    | 5 | 4 |    | 0 |
| D  | opcode |      |      | DT  | address | S      | op    |   | Rn |   |   | Rt |   |
|    | 31     | 21   | 1 20 |     |         | 12     | 11 10 | 9 |    | 5 | 4 |    | 0 |
| В  | opcode |      |      |     |         | BR_ad  | dress |   |    |   |   |    |   |
|    | 31 26  | 25   |      |     |         |        |       |   |    |   |   |    | 0 |
| CB | Opcode |      |      | CON | D_BR    | _addre | ss    |   |    |   |   | Rt |   |
|    | 31 24  | 23   |      |     |         |        |       |   |    | 5 | 4 |    | 0 |